# KCU105 ADC12DJxx00 JESD REFERENCE DESIGN USER GUIDE

# **Table of Contents**

| I.    | DESCRIPTION                                  | 4  |
|-------|----------------------------------------------|----|
| II.   | HARDWARE SETUP                               | 2  |
| III.  | COMPILING VIVADO PROJECT                     |    |
|       | 1. Restore the Vivado project                |    |
| IV    | VALIDATING WITH ADC12DJXX00                  |    |
| 1 V . | 1. Configure ADC                             |    |
|       | 2. Programming using Vivado Hardware Manager | 5  |
|       | 3. Setting the FMC voltage                   |    |
|       | 4. Checking Results in Chipscope             | 10 |
| V.    | STATUS LEDS                                  | 14 |

#### I. DESCRIPTION

The design "KCU105\_ADC12DJxx\_6G.zip" is developed for KCU105 board for the modes: JMODE0 and JMODE2. It has JESD Base IP and JESD PHY IP to get JESD data from the ADC12DJxx00 and is compiled for 6G lane rate. The design has a simple transport layer specific for the two modes that captures samples from the ADC, re-order the bits and give out 20 samples every clock cycle. The results can be verified using Chipscope. This document gives a brief on the compilation and verification process involved.

NOTE: This version of the FW is a fixed line rate firmware and hence will work only at 6G. For any other line rate the firmware needs to be recompiled for that specific linerate. This design has been validated upto 6.4G.

Section II discusses about how the hardware setup should be connected. Section III discusses on how to extract the project from .zip file and the compilation process involved. Section IV discusses on how to get the ADC data in Chipscope and validate the same. Section V discusses the LED debug signals added in project.

| Signals          | Description                                           | Direction                 |  |  |  |  |  |
|------------------|-------------------------------------------------------|---------------------------|--|--|--|--|--|
| CLK_IN1_D        | Constant 300Mhz clock coming from an on-board crystal |                           |  |  |  |  |  |
| refclk           | Reference clock from the ADC12DJxx00 EVM              | Input                     |  |  |  |  |  |
| sysref           | SYSREF Signal from the 12DJxx00 EVM                   | Input                     |  |  |  |  |  |
| Rxp_in/Rxn_in    | Serial Data from ADC                                  |                           |  |  |  |  |  |
| Kxp_iii/Kxii_iii | (LVDS lines)                                          |                           |  |  |  |  |  |
|                  | Transport Layer data out (20 samples for every link   |                           |  |  |  |  |  |
| rx_dataout       | clock)                                                |                           |  |  |  |  |  |
|                  |                                                       | Output from the transport |  |  |  |  |  |
| rx_validout      | SOMF aligned with rx_dataout                          | module                    |  |  |  |  |  |
| rx_somfout       | Data valid Signal aligned with rx_dataout             |                           |  |  |  |  |  |

ADC12DJ3200 RevA EVM is used for testing. In this EVM revision P & N pins of upper four SERDES lanes are swapped, hence Rx lane polarity inversion is implemented in the design to address that. Due to this, Rx lane polarity inversion constant given to the PHY module is 240.

#### II. HARDWARE SETUP

Connect the KCU105 board with 12DJ3200 RevA. Please use the **HPC** FMC to connect the devices. Connect the Digilent port or the JTAG cable to the PC in order to download the firmware. Additionally UART port must also be connected to the PC to make any configurations.

#### III. COMPILING VIVADO PROJECT

### 1. Extracting the zip file.

• Right click the KCU105\_ADC12DJxx\_6G.xpr.zip file and then press "Extract All". After extracting, open the project using **Vivado 2016.1**. The project file is

KCU105\_ADC12DJxx\_6G.xpr\prj\_MyKcu105\_TI\prj\_MyKcu105\_TI.xpr

## 2. Compiling the project.

- In Vivado, on the left you will see the Flow Navigator. Press the generate Bitstream option under "Program and Debug" to generate the output ".bit" file.
- Once the generation is over a .bit file will be generated, along with with .ltx file (required for chipscope).
- The bit file generated is "mySystem\_wrapper.bit". The name of the .ltx file is debug\_nets.ltx. These are the files that must be loaded when the device is to be programmed.
- These files are generated at the location -KCU105\_ADC12DJxx\_6G.xpr\prj\_MyKcu105\_TI\prj\_MyKcu105\_TI.runs\i mpl\_1\

#### IV. VALIDATING WITH ADC12DJxx00

### 1. Configure ADC

- The reference clock from ADC should be stable before downloading firmware. So, the ADC has to be configured first before we program the board.
- Open ADC12DJxx00 GUI, choose Fs as 1500Msps (equivalent to 6G lane rate) and choose either JMODE0 or JMODE2 in the EVM tab. Click "Program Clocks and ADC"
- Once it is successful, go to JESD204B tab, deselect "JESD Block Enable" and select the desired test Mode. Enable JESD Block again (This step can be skipped if the normal sine wave input signal is to be captured).





### 2. Programming with Vivado Hardware Manager

In order to program the KCU105 we need to follow a series of steps. Please make sure you follow the order while programming it.

- 1) Make sure to configure the ADC EVM before programming the device.
- 2) Open Device manager and check for the COM ports. (Make sure you have connected to the UART port of the board)



In this case, we have COM Port 8 (Enhanced) and COM Port 7 (Standard).

3) Open both the COM ports using any Utility (like Hercules). For **Standard COM** Port(in this case COM port 7), make sure of the below settings while opening the port.



4) Open the Vivado Hardware manager. It can be opened from the GUI start screen (or) the Vivado flow navigator under "Program and Debug".





5) Press on Open Target and then press on Auto connect.



If you cannot auto connect, then press on "Open New Target" from the drop down list. Click Next twice and you should see the following.



6) After that Right click on the KCU105 device part number that is listed and press on Program Device.



In the Pop-up. Select the "mySystem\_wrapper.bit" generated earlier in the Bitstream file path. In the Debug Probes file path mention the "debug\_nets.ltx" file which was also previously generated. Then press "Program".

## 3. Setting the FMC voltage

We need to set the FMC voltage of the KCU to 1.8V before we capture. In order to set this please make sure that you have connected the UART of the board to the PC. This setting needs to be done only once after the KCU has been connected and turned ON. For subsequent captures, this section can be skipped.

#### **Enhanced COM Port**

- Once firmware is downloaded, we need to set the FMC voltage to 1.8v in the enhanced port.
- To do that, in the Hercules (or any Terminal app to open COM port) where we have opened the Enhanced COM port, enter 0 to go the Main menu
- The main menu items will be displayed. Enter 4 to Adjust FPGA Mezzanini Card (FMC) settings
- Again enter 4 to Set FMC VADJ to 1.8V.

• To read the voltage value for verification, go back to the main menu by entering 0. Then enter 2 to "Get the Power system Voltages" and enter 7 to "Get the VADJ1D8 voltage".

Note: More detailed description can be found here in KCU105 EVM user manual <a href="http://www.ti.com/lit/ug/slau711/slau711.pdf">http://www.ti.com/lit/ug/slau711/slau711.pdf</a>

Setting the FMC VADJ to 1.8V in the Enhanced COM Port terminal.

```
File Edit Setup Control Window Help

KCU105 System Controller BETA v0.35

- Main Menu -

1. Set Programmable Clocks
2. Get Power System (PMBUS) Voltages
3. Get UltraScale FPGA System Monitor (SYSMON) Data
4. Adjust FPGA Mezzanine Card (FMC) Settings
5. Get GP10 Data
6. Get EEPROM Data
7. Configure UltraScale FPGA
Select an option
4

KCU105 System Controller BETA v0.35

- FMC Menu -

1. Set FMC XMxxx CLOCKS
2. Read FMC HPC IIC EEPROM
4. Set FMC VADJ to 1.8V

6. Set FMC VADJ to 1.8V

6. Set FMC VADJ to 0.0V

9. Return to Main Menu
Select an option
```

Copyright © 2017, Texas Instruments Incorporated

## 4. Checking Results in Signal Tap

Once the development kit is programmed, user can view the results in Chipscope (Vivado Hardware Manager) which probes signals from the board.

In the "hw\_ila\_1" window on the right, you can see number of signals. The different signals have been explained below.

Signals which are currently probed are

- **Rx\_sync** Active low SYNC signal from JESD Base IP. If SYNC is established, this signal will be high.
- **Jesd204\_rx\_rx\_tdata[0...255]** Data coming from the JESD BASE IP.
- **Jesd204\_rx\_rx\_tvalid** Indicates whether the output data coming from JESD Base IP is valid. If this signal is low then it is invalid.
- **Rx\_somf** Start of multiframe signal coming from the base.
- Transport\_smpl\_1... Transport\_smpl\_19 The output samples coming from the transport layer. The Jesd204\_rx\_rx\_tdata[0..255] passes through the transport layer and is converted to a 240 signal bus (Transport\_layer\_12DJxx\_0\_rx\_dataout) which contains 20 samples(12bit) per clock cycle. The "Transport\_layer\_12DJxx\_0\_rx\_dataout" signal is then sliced into 20 12 bit buses that are probed (Transport\_smpl\_1...

Transport\_smpl\_19). This has been done for better visibility in the chipscope for the user.

- **Transport\_layer\_12DJxx\_0\_rx\_validout** Indicates whether the output data coming from transport layer is valid. If this signal is low then it is invalid.
- **Rx\_somfout** Delayed SOMF signal coming as an output from transport layer.

Other signals can also be probed. Each time, signals are added/removed from signal tap, the project has to be compiled again.

The hw\_ila\_1 window is shown below.

Press the Play button on the left to capture the data. (data captured in the above image is with Ramp test mode).



The **Jesd204\_rx\_rx\_tdata** can be grouped into 8 lanes of 32 bits each. This will make viewing much easier. This can be done by selecting the required signals (select 0 to 31 for lane0, 32 to 63 for lane\_1 etc.,) and right-clicking and selecting "**New Virtual bus**". Then name the new bus. After grouping into 8 lanes you will get something similar to the image below.

NOTE: The transport layer signals have been sliced in the firmware design itself, so that the user need not group the signals in the chipscope. This part of the block diagram can be removed if the user deems it unnecessary.



Transport layer data out for JMODE0, 6G Lane Rate with Ramp test pattern is below



The transport layer is implemented only for the modes JMODE0 and JMODE2. Both the modes follow similar interleaved pattern and have the same lane mapping

From the ADC datasheet, the sample format can be obtained as follows

Sample Pattern for one frame of JMODE0

| Octet  | 0      |   | 1 |     | 2   |   | 3   |     | 4 |     | 5   |    | 6   |     | 7  |    |
|--------|--------|---|---|-----|-----|---|-----|-----|---|-----|-----|----|-----|-----|----|----|
| Nibble | 0      | 1 | 2 | 3   | 4   | 5 | 6   | 7   | 8 | 9   | 10  | 11 | 12  | 13  | 14 | 15 |
| DA0    | DAO SO |   |   |     | S8  |   |     | S16 |   |     | S24 |    |     | S32 |    |    |
| DA1    | S2     |   |   |     | S10 |   | S18 |     |   | S26 |     |    | S34 |     |    | Т  |
| DA2    | S4     |   |   | S12 |     |   | S20 |     |   | S28 |     |    | S36 |     |    | Т  |
| DA3    | S6     |   |   | S14 |     |   | S22 |     |   | S30 |     |    | S38 |     |    | Т  |
| DA4    | S1     |   |   | S9  |     |   | S17 |     |   | S25 |     |    | S33 |     |    | Т  |
| DA5    | S3     |   |   | S11 |     |   | S19 |     |   | S27 |     |    | S35 |     |    | Т  |
| DA6    | S5     |   |   |     | S13 |   | S21 |     |   | S29 |     |    | S37 |     |    | Т  |
| DA7    | S7     |   |   |     | S15 |   |     | S23 |   |     | S31 |    |     | S39 |    | Т  |

### Sample Pattern for one frame of JMODE2

| Octet  | 0      |   | - | 2  |    | 3 |     | 4  |   | 5   |     | 6  |     | 7   |    |    |
|--------|--------|---|---|----|----|---|-----|----|---|-----|-----|----|-----|-----|----|----|
| Nibble | 0      | 1 | 2 | 3  | 4  | 5 | 6   | 7  | 8 | 9   | 10  | 11 | 12  | 13  | 14 | 15 |
| DA0    | DAO AO |   |   |    | A4 |   |     | A8 |   |     | A12 |    |     | A16 |    |    |
| DA1    | A1     |   |   |    | A5 |   |     | A9 |   |     | A12 |    |     | A17 |    |    |
| DA2    | .2 A2  |   |   | A6 |    |   | A10 |    |   | A14 |     |    | A18 |     |    | Т  |
| DA3    | A3     |   |   | A7 |    |   | A11 |    |   | A15 |     |    |     | A19 |    | Т  |
| DB0    | В0     |   |   | B4 |    |   | В8  |    |   | B12 |     |    | B16 |     |    | Т  |
| DB1    | B1     |   |   | B5 |    |   | В9  |    |   | B13 |     |    | B17 |     |    | Т  |
| DB2    | B2     |   |   |    | В6 |   | B10 |    |   | B14 |     |    | B18 |     |    | T  |
| DB3    | В3     |   |   |    | В7 |   | B11 |    |   | B15 |     |    | B19 |     | Т  |    |

User should take the transport layer data along with SOMF (Start of Multi-frame) "rx\_somfout" signal (Transport\_layer\_12DJxx\_0\_rx\_somfout) and rx\_validout (Transport\_layer\_12DJxx\_0\_rx\_validout) signals. These signals are in alignment with transport layer rx\_dataout signal (Transport\_layer\_12DJxx\_0\_rx\_dataout).

rx\_dataout follows the following sequence for JMODE0

- The first link clock on the rising edge of rx\_somfout, rx\_dataout signal contains samples from first half of the frame [S0, S1,.., S19] with S0 as MSB
- On the second link clock, rx\_dataout contains samples from second half of the frame [S20, S21,.., S39] with S20 as MSB
- On the third link clock, rx\_dataout contains samples from the first half of successive frame [S0, S1, S2, ..., S19] with S0 as MSB and the sequence repeats

rx\_dataout follows the following sequence for JMODE2

• The first link clock on the rising edge of rx\_somfout, rx\_dataout signal contains samples from first half of the frame, both channels included

• On the second link clock, rx\_dataout contains samples from second half of the frame, both channels included

• On the third link clock, rx\_dataout contains samples from the first half of successive frame, both channels included

[A0, B0, A1, B1, A2, B2.., A9, B9] with A0 as MSB and the sequence repeats.

### V. STATUS LEDS

Two signals have been added in the top module for debugging

**rx\_sync:** This signal refers to the SYNC out from JESD Base IP and is given to LED D0 on board. It will be OFF if SYNC is lost. Under normal process, this LED will be ON

**rxoutclk:** This signal indicates if the link clock (lane rate/40 clock) generated from the PHY module. This is connected to LED D4.

Apart from the above two LEDs, few other signals are assigned to LED mainly to prevent logic deletion by Fitter tool and it can be ignored

Note: Both the LEDs are active high